- Architect and design high‑quality digital solutions for CMOS ICs, contributing to specifications and delivering all required technical documentation.
- Develop RTL designs using SystemVerilog, including formal verification, CDC analysis, synthesis and definition of timing constraints.
- Support backend implementation, guiding physical design, static timing analysis and DFT activities, and evaluating power consumption and power integrity.
- Implement and verify ECOs on existing designs to ensure functional and timing correctness.
- Provide technical leadership for digital design activities, collaborating closely with the project technical lead and project manager.
- Create and patent new IP, contributing to innovation and long‑term technology development.
- Mentor and develop engineering talent within the Medical Imaging group, fostering technical growth and best practices.
Who we are looking for
- University degree in Electronics Engineering or a related field.
- 7+ years of experience in digital design, with proven hands on involvement in complex, relevant projects.
- Strong proficiency in RTL design using HDLs such as Verilog or VHDL for integrated devices; experience with FPGA based design is considered an advantage.
- Familiarity with digital design flow tools, including linting, CDC/RDC analysis, synthesis, static timing analysis (STA), DFT and logical equivalence checking (LEC).
- Understanding of advanced digital verification methodologies, with experience in UVM or similar frameworks viewed as a plus.
- Strong analytical mindset, capable of solving complex technical problems and efficiently debugging simulation related design issues.
- Collaborative and team oriented, consistently meeting deadlines and adhering to disciplined development processes.
- Highly committed and adaptable, demonstrating ownership, initiative, and a “make it happen” attitude.
- Company focused team player, prioritizing what best serves the organization and project goals.
- Clear and effective communicator, with strong proficiency in English. Knowledge of Spanish is considered an advantage.
Please contact Johanna Sieber for further information via JOHANNA.SIEBER@AMS-OSRAM.COM or +49 (941) 8502064.